# Differences Between National Semiconductor 10/100 Mb/s Ethernet Physical Layer Devices

National Semiconductor Application Note 1425 Brad Kennedy December 2005



# 1.0 Purpose

This is an informational document detailing differences between National Semiconductor 10/100 Mb/s Ethernet Physical Layer devices, DP8384x. Some of these points may need to be considered when updating an existing 10/100 Mb/s Ethernet design, using one of National Semiconductor's Ethernet Physical Layer (PHY) products, to the new DP83848 PHYTER™ product. Although the basic functions of the device are similar, differences include feature set, pin

functions, package and pinout, and possibly register operation. The impact to a design is dependant on which, and how, features of the previous device are used or implemented.

## 2.0 Hardware Differences

This section documents differences in the hardware as it relates to features, packages, operating voltages and environments, power requirements, and connections.

**TABLE 1. Feature Differences** 

| System Interfaces:   | DP83848   | DP83847 | DP83846 | DP83843 |
|----------------------|-----------|---------|---------|---------|
| MII                  | 3.3V      | 5V*     | 5V*     | 5V      |
| RMII                 | Yes       | No      | No      | No      |
| SNI                  | Yes       | No      | No      | Yes     |
| JTAG                 | Available | No      | No      | No      |
| 100Base-FX Compliant | No        | No      | No      | Yes     |
| Auto-MDIX            | Yes       | No      | No      | No      |
| Energy Detect        | Yes       | No      | No      | No      |
| LED Outputs          | 3         | 6       | 6       | 6       |
| INT Output           | Yes       | No      | No      | No      |
| CLK-to-MAC Output    | Yes       | No      | No      | No      |
| Temperature Range:   |           |         |         |         |
| 0 to 70°C            | Yes       | Yes     | Yes     | Yes     |
| -40 to 85°C          | Available | No      | No      | No      |
| -40 to 125°C         | Available | No      | No      | No      |
| * 5V tolerant        | •         |         | •       | •       |

## **TABLE 2. Package Differences**

|                 | DP83848 | DP83847 | DP83846 | DP83843 |
|-----------------|---------|---------|---------|---------|
| Package         | 48-LQFP | 56-LLP  | 80-LQFP | 80-PQFP |
| Footprint       | 7x7mm   | 9x9mm   | 14x14mm | 14x14mm |
| Package Drawing | VBH48A  | LQA56A  | VHG80A  | VJE80   |

#### **TABLE 3. Supply Differences**

|                    | DP83848 | DP83847 | DP83846 | DP83843 |
|--------------------|---------|---------|---------|---------|
| Supply Voltage     | 3.3v    | 3.3v    | 3.3v    | 5v      |
| Active Power (Typ) | 267mW   | 351mW   | 495mW   | 675mW   |

#### **TABLE 4. Operating Temperature Differences**

| Temperature Range | DP83848   | DP83847 | DP83846 | DP83843 |
|-------------------|-----------|---------|---------|---------|
| 0 to 70°C         | Yes       | Yes     | Yes     | Yes     |
| -40 to 85°C       | Available | No      | No      | No      |
| -40 to 125°C      | Available | No      | No      | No      |

Internal circuitry biasing of the DP83848 has changed from previous devices.

**TABLE 5. Configuration Changes** 

|                      | DP83848   | DP83847 | DP83846   | DP83843            |
|----------------------|-----------|---------|-----------|--------------------|
| Bias Resistor Value  | 4.87K Ohm | 10K Ohm | 9.31K Ohm | 4.87K Ohm, 70K Ohm |
| Bias Capacitor Value | n/a       | n/a     | n/a       | .0033u, .10uF      |

#### 2.1 Termination and PMD Biasing

Termination of the PMD receive pair (TPRD-/+) on previous Physical Layer devices consisted of a pair of 54.9 Ohms, AC biased to GND. This value, when seen in parallel with the internal receiver circuitry, provided an equivalent 100 Ohms impedance. The DP83848 has changed the internal receiver

circuitry and now requires a pair of 49.9 Ohm resistors, DC biased to VDD of the device.

This matching of the termination resistors and common biasing, between the receiver and transmitter of the DP83848, allows the addition of the Auto-MDIX feature to the device.

**TABLE 6. Termation and Biasing Differences** 

|                | DP83848   | DP83847   | DP83846   | DP83843   |
|----------------|-----------|-----------|-----------|-----------|
| TX Termination | 49.9 Ohms | 49.9 Ohms | 49.9 Ohms | 49.9 Ohms |
| TX Bias        | 3.3V      | 3.3V      | 3.3V      | AC to GND |
| RX Termination | 49.9 Ohms | 54.9 Ohms | 54.9 Ohms | 49.9 Ohms |
| RX Bias        | 3.3V      | AC to GND | AC to GND | AC to GND |

Refer to the next set of figures for a graphic explanation of this



FIGURE 1. DP83848 PMD Connections (Termination & Biasing)



FIGURE 2. DP83847/6 PMD Connections (Termination & Biasing)



FIGURE 3. DP83843 PMD Connections (Termination & Biasing)

**TABLE 7. Pinout Differences** 

NSC Physical Layer Product Pin Comparison

| DP83848 Signal<br>Name | 848 Pin #    | 847 Pin #    | 846 Pin #                             | 843 Pin #    | Description             |
|------------------------|--------------|--------------|---------------------------------------|--------------|-------------------------|
| MII Interface Pins     |              |              |                                       |              | ı                       |
| MDC                    | 31           | 25           | 37                                    | 35           | MGMT DATA CLOCK         |
| MDIO                   | 30           | 24           | 36                                    | 34           | MGMT DATA I/O           |
| RXD0/PHYAD1:4          | 43,44, 45,46 | 30,29, 27,26 | 41,40, 39,38                          | 15,14, 13,12 | MII RX DATA             |
| RX_CLK                 | 38           | 32           | 45                                    | 18           | MII RX CLOCK            |
| RX_ER/MDIX_EN          | 41           | 33           | 46                                    | 19           | MII RX ERROR            |
| RX_DV/MII_MODE         | 39           | 31           | 44                                    | 20           | MII RX DATA VALID       |
| RX_EN                  | n/a          | n/a          | n/a                                   | 23           | MII RX ENABLE           |
| TXD0:3                 | 3,4, 5,6     | 38,39, 40,41 | 54,55, 85,59                          | 31,30, 29,28 | MII TX DATA             |
| TX_CLK                 | 1            | 36           | 51                                    | 24           | MII TX CLOCK            |
| TX_EN                  | 2            | 37           | 52                                    | 33           | MII TX ENABLE           |
| TX_ER                  | n/a          | 35           | 50                                    | 25           | MII TX ERROR            |
| COL/PHYAD0             | 42           | 43           | 60                                    | 21           | MII COL DETECT          |
| CRS/LED_CFG            | 40           | 45           | 61                                    | 22           | MII CARRIER SENSE       |
| PMD Interface Pins     |              | I            | I                                     | l            | ı                       |
| RD-/+                  | 13,14        | 6,7          | 10,11                                 | 65,67        | RX DATA                 |
| TD-/+                  | 16,17        | 11,10        | 17,16                                 | 73,74        | TX DATA                 |
| FXRD-/+_/AUIRD-/+      | n/a          | n/a          | n/a                                   | 49,50        | 100FX or 10AUI RX DATA  |
| FXTD-/+_/AUITD-/+      | n/a          | n/a          | n/a                                   | 44,43        | 100FX or 10AUI TX DATA  |
| FXSD-/+_/CD-/+         | n/a          | n/a          | n/a                                   | 47,48        | SIG DET or AUI COL DET  |
| Clock Interface Pins   |              |              |                                       | ,            |                         |
| X1                     | 34           | 49           | 67                                    | 9            | XTAL/OSC INPUT          |
| X2                     | 33           | 48           | 66                                    | 8            | XTAL OUTPUT             |
| LED Interface Pins     |              |              |                                       |              |                         |
| LED ACT/COL/AN EN      | 26           | 22           | 32                                    | 42           | COL LED STATUS          |
| LED_ACT/COL/AN_EN      | 26           | 23           | 33                                    | 38           | DUPLEX LED STATUS       |
| LED_LINK/AN_0          | 28           | 21           | 31                                    | 39           | LINK LED STATUS         |
| LED_SPEED/AN_1         | 27           | 18           | 28                                    | 5            | SPEED LED STATUS        |
| LED_ACT/COL/AN_EN      | 26           | n/a          | n/a                                   | n/a          | ACT LED STATUS          |
| LED_RX/PHYAD4          | n/a          | 19           | 29                                    | 40           | RX ACTIVITY LED         |
| LED_TX/PHYAD3          | n/a          | 20           | 30                                    | 41           | TX ACTIVITY LED         |
| Reset Function Pin     | .,, \        |              |                                       |              |                         |
| RESET N                | 29           | 46           | 62                                    | 1            | RESET                   |
| Strap Pins             |              |              | , , , , , , , , , , , , , , , , , , , | ·            | 1                       |
| PHYAD0:4               | 42,43,44,    | 23,22,21,    | 33,32,31,                             | 42,41,40,    | PHY ADDRESS             |
|                        | 45,46        | 20,19        | 30,29                                 | 39,38        | THI ABBRESS             |
| MDIX_EN/RX_ER          | 41           | n/a          | n/a                                   | n/a          | AUTO MDIX ENABLE        |
| MII_MODE/RX_DV         | 39           | n/a          | n/a                                   | n/a          | MII MODE SELECT         |
| SNI_MODE/TXD3          | 6            | n/a          | n/a                                   | n/a          | MII MODE SELECT         |
| LED_CFG/CRS            | 40           | 45           | 61                                    | n/a          | LED CONFIGURATION       |
| PAUSE_EN/RX_ER         | n/a          | 33           | 46                                    | n/a          | PAUSE ENABLE            |
| SERIAL10               | n/a          | n/a          | n/a                                   | 69           | 10 SERIAL/NIBBLE SELECT |
| FXEN/COL               | n/a          | n/a          | n/a                                   | 21           | FIBER ENABLE            |
| SYMBOL/CRS             | n/a          | n/a          | n/a                                   | 22           | SYMBOL MODE             |
| THIN/REPEATER          | n/a          | n/a          | n/a                                   | 63           | THIN AUI/REPEATER       |

# **TABLE 7. Pinout Differences** (Continued) NSC Physical Layer Product Pin Comparison

| DP83848 Signal<br>Name   | 848 Pin #        | 847 Pin #          | 846 Pin #       | 843 Pin #            | Description             |
|--------------------------|------------------|--------------------|-----------------|----------------------|-------------------------|
| Bias Function Pins. Plea | ase refer to Tal | ole 5 for addition | nal information | on these pins.       |                         |
| RBIAS                    | 24               | 3                  | 3               | 61                   | BIAS RES CONNECTION     |
| C1                       | n/a              | 42                 | n/a             | n/a                  | REF BYPASS CAP          |
| TXAR100                  | n/a              | n/a                | n/a             | 78                   | 100TX AMP REF CTRL      |
| TWREF                    | n/a              | n/a                | n/a             | 60                   | TWISTER REF RESISTOR    |
| VCM_CAP                  | n/a              | n/a                | n/a             | 66                   | CM BYPASS CAP           |
| Test Mode Pins           |                  |                    |                 |                      |                         |
| TCK                      | 8                | n/a                | n/a             | n/a                  | JTAG TEST CLOCK         |
| TDI                      | 12               | n/a                | n/a             | n/a                  | JTAG TEST DATA INPUT    |
| TDO                      | 9                | n/a                | n/a             | n/a                  | JTAG TEST OUTPUT        |
| TMS                      | 10               | n/a                | n/a             | n/a                  | JTAG TEST MODE SELECT   |
| TRST#                    | 11               | n/a                | n/a             | n/a                  | JTAG TEST RESET         |
| AN_0/LED_LINK            | 28               | 15                 | 25              | 4                    | TEST MODE SELECT        |
| AN_1/LED_SPEED           | 27               | 16                 | 26              | 3                    | TEST MODE SELECT        |
| AN_EN/LED_ACT/COL        | 26               | 17                 | 27              | n/a                  | TEST MODE SELECT        |
| Special Function Pins    |                  | 1                  |                 |                      |                         |
| 25MHz_OUT                | 25               | n/a                | n/a             | n/a                  | 25 MHz CLOCK OUTPUT     |
| PWR_DOWN/INT             | 7                | n/a                | n/a             | n/a                  | POWER DOWN/INT          |
| PFBIN1,2                 | 18,37            | n/a                | n/a             | n/a                  | POWER FEEDBACK IN       |
| PFBOUT                   | 23               | n/a                | n/a             | n/a                  | POWER FEEDBACK OUT      |
| Supply Pins              |                  |                    |                 |                      |                         |
| VDD                      | 22,32,48         | 14,28,56,          | 4,7,12,         | 6,10,16,             | 3.3V (5.0V FOR DP83843) |
|                          |                  | 57,59,63           | 14,24,35,       | 26,36,46,            |                         |
|                          |                  |                    | 43,49,57,       | 52,54,68,            |                         |
|                          |                  |                    | 65,72           | 72,76,79             |                         |
| GND                      | 15,19,35,        | 58,60,62,          | 2,6,9,13,       | 7,11,17,27,          | GROUND                  |
|                          | 36,47            | 64,65              | 15,18,48,       | 32,37,45,            |                         |
|                          |                  |                    | 73,34,42,       | 51,53,57,            |                         |
|                          |                  |                    | 53,56,64,       | 64,70,71,            |                         |
| Reserved Pins            |                  |                    | 19,76,79        | 75,77,80             |                         |
| RESERVED                 | 12,20            | 1,2,4, 5,8,9,      | 1,5,8,          | 2,55,56,             | RES (N/C FOR DP83843)   |
| TILOLITYLD               | 14,40            | 12,13,34,          | 20,21,22,       | 2,55,56,<br>58,59,62 | TIES (IWO I ON DE03043) |
|                          |                  | 44,47,50,          | 47,63,68,       | 30,33,02             |                         |
|                          |                  | 51,52,53,          | 69,70,71,       |                      |                         |
|                          |                  | 54,55, 61          | 74,75,77, 78,   |                      |                         |
|                          |                  |                    | 80              |                      |                         |

# 3.0 Configuration (Software related) Differences

This section covers differences between the devices as it relates to software configuration of the devices.

#### 3.1 Register Differences

All the IEEE specified registers of NSC Physical Layer devices comply with the respective IEEE standards. Only vendor specific registers have functions that may vary from

device to device. If none of the vendor specific registers are modified, for operation in the system application, the devices will have similar operation. In designs that do access or adjust any of these optional registers, the system may use the PHY\_ID register, offset 03h, to determine appropriate settings of device registers. Specific functions, of these vendor defined registers, may be available in another register, or possibly in a different bit within the same register location. For additional information, or more specific definitions, please refer to the applicable datasheet(s).

**TABLE 8. Register Bit Definitions** 

| Register<br>Address | Register<br>Name | Register<br>Description             | Device                                                                                              |                                |                             |                                |  |  |
|---------------------|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|--------------------------------|--|--|
| Hex                 |                  |                                     | DP83848                                                                                             | DP83847                        | DP83846                     | DP83843                        |  |  |
| 00h                 | BMCR             | Basic Mode<br>Control               | No Change                                                                                           |                                |                             |                                |  |  |
| 01h                 | BMSR             | Basic Mode<br>Status                | No Change                                                                                           |                                |                             |                                |  |  |
| 02h                 | PHYIDR1          | PHY ID 1                            | 2000h                                                                                               | 2000h                          | 2000h                       | 2000h                          |  |  |
| 03h                 | PHYIDR2          | PHY ID 2                            | 5C90h                                                                                               | 5c30h                          | 5C23h                       | 5C10h                          |  |  |
| 04h                 | ANAR             | Auto-Neg<br>Adv                     | 11 ASM_DIR                                                                                          | Res                            | Res                         | Res                            |  |  |
| 05h                 | ANLPAR           | Auto-Neg<br>Link Partner<br>Ability | 11 ASM_DIR<br>10 Pause                                                                              | Res                            | Res                         | Res                            |  |  |
| 07h                 | ANER             | Auto-Neg<br>Exp                     | No Change                                                                                           |                                |                             |                                |  |  |
| 08h-Fh              | RES              |                                     | Res                                                                                                 | Res                            | Res                         | Res                            |  |  |
| 10h                 | PHYSTS           | PHY Status                          | 15:4 Register<br>Changes<br>3 Loopback Status<br>2 Duplex Status<br>1 Speed Status<br>0 Link Status |                                |                             |                                |  |  |
| 11h                 | MICR             | MII Interrupt<br>Control            | 2 Test Interrupt 1 Interrupt Enable 0 Int Output Enable                                             | Res                            | Res                         | 0 Test Interrupt               |  |  |
| 12h                 | MISR             | MII Interrupt<br>Status             | New Register<br>Functions                                                                           | Res                            | Res                         | 15 MII Int Pending<br>14:0 Res |  |  |
| 13h                 | RES              |                                     | Res                                                                                                 | Res                            | Res                         | Disconnect<br>Counter          |  |  |
| 14h                 | FCSCR            | False Carrier<br>Sense<br>Counter   | 15:8 Res<br>7:0 FCSR Count                                                                          | 15:8 Res<br>7:0 FCSR<br>Count  | 15:8 Res<br>7:0 FCSR Count  | 15:0 FCSR Count                |  |  |
| 15h                 | RECR             | RX Error<br>Counter                 | 15:8 Res<br>7:0 RxErr Count                                                                         | 15:8 Res<br>7:0 RxErr<br>Count | 15:8 Res<br>7:0 RxErr Count | 15:0 RxErr Count               |  |  |
| 16h                 | PCSR             | PCS<br>Sub-Layer<br>cfg and sts     | 15:0 Register<br>Changes                                                                            | PCSR                           | PCSR                        | PCSR                           |  |  |
| 17h                 | RBR              | RMII and<br>Bypass                  | New Register                                                                                        | Res                            | Res                         | LBR                            |  |  |
| 18h                 | LEDCR            | LED Direct<br>Control               | New Register                                                                                        | Res                            | Res                         | 10BTSCR                        |  |  |

# 3.0 Configuration (Software related) Differences (Continued)

TABLE 8. Register Bit Definitions (Continued)

| Register<br>Address | Register<br>Name | Register<br>Description | Device          |              |              |              |  |  |
|---------------------|------------------|-------------------------|-----------------|--------------|--------------|--------------|--|--|
| Hex                 |                  |                         | DP83848         | DP83847      | DP83846      | DP83843      |  |  |
|                     |                  | PHY Control             | 15:5 Register   | 4:0 PHY Addr | 4:0 PHY Addr | 4:0 PHY Addr |  |  |
| 19h                 | PHYCR            |                         | Changes         |              |              |              |  |  |
|                     |                  |                         | 4:0 PHY Address |              |              |              |  |  |
| 1Ah                 | 10BTSCR          | 10 Base-T               | 15:0 Register   | 15:9 Unused  | 15:9 Unused  | Res          |  |  |
| IAII                | 10B13Ch          | Status/Control          | Changes         |              |              |              |  |  |
| 1Bh                 | CDCTRL1          | CD Test                 | 15:0 Register   |              |              | Res          |  |  |
| IBII                | CDCTALI          | Control                 | Changes         |              |              |              |  |  |
| 1Ch                 | RES              |                         | Res             | Res          | Res          | Res          |  |  |
|                     |                  | Energy                  | New Register    | Res          | Res          | Res          |  |  |
| 1Dh                 | EDCR             | Detect                  |                 |              |              |              |  |  |
|                     |                  | Control                 |                 |              |              |              |  |  |
| 1Eh-1Fh             | RES              |                         | Res             | Res          | Res          | Res          |  |  |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.



**National Semiconductor Americas Customer** Support Center Email: new.feedback@nsc.com

Tel: 1-800-272-9959

**Europe Customer Support Center** Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor** 

**National Semiconductor** Asia Pacific Customer Support Center Email: ap.support@nsc.com **National Semiconductor** Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560